![]() |
![]() |
![]() |
![]() |
![]() |
![]() |
![]() |
![]() ![]() |
|
Formal Verification of Hardware DesignsTeamEmmanuelle Encrenaz: Associate Professor Jean-Lou Desbarbieux : Assistant Professor Cécile Braunstein : Assistant Professor Syed-Alwi Syed-Hussein: PhD student Former members (since 2000)Abdelrezzak Bara : Research Engineer (sept 2007- dec 2010) Sana Younes : Post-Doc (sept. 2009 - dec 2010) Soheib Baarir : Post-doc (oct. 2008 - aug. 2009) Sami Taktak : PhD Student (defended in jan. 2009) Cécile Braunstein : Ms Student (2003) and PhD Student (defended in may 2007) Vincent Beaudenon : PhD Student (defended in dec. 2006) Cédric Roux : PhD Student (2001-) Hassen Doghmen : Ms Student (2009) Joel Ossima-Kheba : Ms Student (2002 and 2003) Research topicsOur purpose is to promote the use of model-checking techniques in the hardware design process. Our aim is to enhance classical techniques for model-checking hardware designs. We investigate four axis :
We also apply classical model-checking techniques to designs developed in the lab (in order to quantify the potential benefits of our ideas) :
Projects and CollaborationsDeAR (2010-2011) : Debugging with abstraction refinement. PHC project in collaboration with AGRA group in Bremen Universität (G.Fey and A. Slüflow) FME3 (2008-2010). Enhancing the detection of transient faults in circuits with formal methods. ANR Project, in collaboration with TIMA lab (L. Pierre and R. Leveugle). SIMOP (2007-2009). Synergie between simulation and model-checking for ditributed control architectures. FARMAN Project, in collaboration with LSV (T. Chatain and L. Fribourg) and LURPA (B. Denis, O. deSmet, S. Ruel) labs. VALMEM (2007-2009). Validation of timing characteristics in memory circuits described at transistor-level. ANR Project, in collaboration with LIP6 (P. Bazargan, P. Renault) , LSV (L. Fribourg) and STMicroelectronics (R. Chevallier). BLUEBERRIES (2004-2007). Validation of response time of memory circuits. MEDEA+ Project, in collaboration with LSV (L. Fribourg) and STMicroelectronics (R. Chevallier) (during my position at LSV). DESIGN AND VERIFICATION OF PROTOCOL CONVERTERS (WRAPPERS) (2001-2005). Thematic area of the joint laboratory CERME, between LIP6 and STMicroelectronics. CLOVIS (1999-2001). Data decision diagrams for the verification of VHDL programs . DGA Research project in collaboration with LABRI (J.M. Couvreur) , LIP6 (D. Poitrenaud, E. Paviot-Adet). Member of the CNRS-AS SoC thematic area " Formal Verification " (2001-2002). Member of the EUROSOC network proposal (2003). |